поискавой системы для электроныых деталей
  Russian  ▼
ALLDATASHEETRU.COM

X  

74AUP1G0832GM датащи(PDF) 1 Page - NXP Semiconductors

номер детали 74AUP1G0832GM
подробное описание детали  Low-power 3-input AND-OR gate
Download  16 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
производитель  NXP [NXP Semiconductors]
домашняя страница  http://www.nxp.com
Logo NXP - NXP Semiconductors

74AUP1G0832GM датащи(HTML) 1 Page - NXP Semiconductors

  74AUP1G0832GM Datasheet HTML 1Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 2Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 3Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 4Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 5Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 6Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 7Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 8Page - NXP Semiconductors 74AUP1G0832GM Datasheet HTML 9Page - NXP Semiconductors Next Button
Zoom Inzoom in Zoom Outzoom out
 1 / 16 page
background image
1.
General description
The 74AUP1G0832 provides the Boolean function: Y = (A
× B) + C. The user can choose
the logic functions OR, AND and AND-OR. All inputs can be connected to VCC or GND.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire VCC range from 0.8 V to 3.6 V.
This device ensures a very low static and dynamic power consumption across the entire
VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF.
The IOFF circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2.
Features
I Wide supply voltage range from 0.8 V to 3.6 V
I High noise immunity
I Complies with JEDEC standards:
N JESD8-12 (0.8 V to 1.3 V)
N JESD8-11 (0.9 V to 1.65 V)
N JESD8-7 (1.2 V to 1.95 V)
N JESD8-5 (1.8 V to 2.7 V)
N JESD8-B (2.7 V to 3.6 V)
I ESD protection:
N HBM JESD22-A114E Class 3A exceeds 5000 V
N MM JESD22-A115-A exceeds 200 V
N CDM JESD22-C101C exceeds 1000 V
I Low static power consumption; ICC = 0.9 µA (maximum)
I Latch-up performance exceeds 100 mA per JESD 78 Class II
I Inputs accept voltages up to 3.6 V
I Low noise overshoot and undershoot < 10 % of VCC
I IOFF circuitry provides partial Power-down mode operation
I Multiple package options
I Specified from −40 °Cto+85 °C and −40 °C to +125 °C
74AUP1G0832
Low-power 3-input AND-OR gate
Rev. 02 — 3 July 2009
Product data sheet


Аналогичный номер детали - 74AUP1G0832GM

производительномер деталидатащиподробное описание детали
logo
NXP Semiconductors
74AUP1G0832GM PHILIPS-74AUP1G0832GM Datasheet
70Kb / 19P
   Low-power 3-input AND-OR gate
Rev.01.00-26 January2006
logo
Nexperia B.V. All right...
74AUP1G0832GM NEXPERIA-74AUP1G0832GM Datasheet
259Kb / 16P
   Low-power 3-input AND-OR gate
Rev. 6 - 14 January 2022
More results

Аналогичное описание - 74AUP1G0832GM

производительномер деталидатащиподробное описание детали
logo
NXP Semiconductors
74AUP1G0832 PHILIPS-74AUP1G0832 Datasheet
70Kb / 19P
   Low-power 3-input AND-OR gate
Rev.01.00-26 January2006
logo
Nexperia B.V. All right...
74AUP1G0832 NEXPERIA-74AUP1G0832 Datasheet
259Kb / 16P
   Low-power 3-input AND-OR gate
Rev. 6 - 14 January 2022
logo
NXP Semiconductors
74AUP1G3208 NXP-74AUP1G3208 Datasheet
94Kb / 16P
   Low-power 3-input OR-AND gate
Rev. 02-3 July 2009
74AUP1G3208GF NXP-74AUP1G3208GF Datasheet
264Kb / 19P
   Low-power 3-input OR-AND gate
Rev. 5-22 June 2012
74AUP1G3208 PHILIPS-74AUP1G3208 Datasheet
71Kb / 19P
   Low-power 3-input OR-AND gate
Rev.01.00-17 January 2006
logo
Nexperia B.V. All right...
74AUP1G3208 NEXPERIA-74AUP1G3208 Datasheet
276Kb / 18P
   Low-power 3-input OR-AND gate
Rev. 10 - 9 May 2023
logo
NXP Semiconductors
74AUP1G332 PHILIPS-74AUP1G332 Datasheet
67Kb / 18P
   Low-power 3-input OR gate
Rev.01.00-27 February2006
74AUP1G332 NXP-74AUP1G332 Datasheet
91Kb / 16P
   Low-power 3-input OR gate
Rev. 02-29 February 2008
logo
Nexperia B.V. All right...
74AUP1G332 NEXPERIA-74AUP1G332 Datasheet
252Kb / 16P
   Low-power 3-input OR-gate
Rev. 7 - 20 January 2022
74AUP1G386 NEXPERIA-74AUP1G386 Datasheet
255Kb / 16P
   Low-power 3-input EXCLUSIVE-OR gate
Rev. 8 - 21 January 2022
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16


датащи скачать

Go To PDF Page


ссылки URL




Конфиденциальность
ALLDATASHEETRU.COM
Вашему бизинису помогли Аллдатащит?  [ DONATE ] 

Что такое Аллдатащит   |   реклама   |   контакт   |   Конфиденциальность   |   обмен ссыками   |   поиск по производителю
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com