поискавой системы для электроныых деталей |
|
AD7890BR-4 датащи(PDF) 4 Page - Analog Devices |
|
AD7890BR-4 датащи(HTML) 4 Page - Analog Devices |
4 / 20 page AD7890 –4– REV. A TIMING CHARACTERISTICS1, 2 Limit at TMIN, TMAX Parameter (A, B, S Versions) Units Conditions/Comments fCLKIN 3 100 kHz min Master Clock Frequency. For Specified Performance 2.5 MHz max tCLK IN LO 0.3 × t CLK IN ns min Master Clock Input Low Time tCLK IN HI 0 3 × t CLK IN ns min Master Clock Input High Time tr 4 25 ns max Digital Output Rise Time. Typically 10 ns tf 4 25 ns max Digital Output Fall Time. Typically 10 ns tCONVERT 5.9 µs max Conversion Time tCST 100 ns min CONVST Pulse Width Self-Clocking Mode t1 tCLK IN HI + 50 ns max RFS Low to SCLK Falling Edge t2 5 25 ns max RFS Low to Data Valid Delay t3 tCLK IN HI ns nom SCLK High Pulse Width t4 tCLK IN LO ns nom SCLK Low Pulse Width t5 5 20 ns max SCLK Rising Edge to Data Valid Delay t6 40 ns max SCLK Rising Edge to RFS Delay t7 6 50 ns max Bus Relinquish Time after Rising Edge of SCLK t8 0 ns min TFS Low to SCLK Falling Edge tCLK IN + 50 ns max t9 0 ns min Data Valid to TFS Falling Edge Setup Time (A2 Address Bit) t10 20 ns min Data Valid to SCLK Falling Edge Setup Time t11 10 ns min Data Valid to SCLK Falling Edge Hold Time t12 20 ns min TFS to SCLK Falling Edge Hold Time External-Clocking Mode t13 20 ns min RFS Low to SCLK Falling Edge Setup Time t14 5 40 ns max RFS Low to Data Valid Delay t15 50 ns min SCLK High Pulse Width t16 50 ns min SCLK Low Pulse Width t17 5 35 ns max SCLK Rising Edge to Data Valid Delay t18 20 ns min RFS to SCLK Falling Edge Hold Time t19 6 50 ns max Bus Relinquish Time after Rising Edge of RFS t19A 6 90 ns max Bus Relinquish Time after Rising Edge of SCLK t20 20 ns min TFS Low to SCLK Falling Edge Setup Time t21 10 ns min Data Valid to SCLK Falling Edge Setup Time t22 15 ns min Data Valid to SCLK Falling Edge Hold Time t23 40 ns min TFS to SCLK Falling Edge Hold Time NOTES 1Sample tested at –25 °C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. 2See Figures 8 to 11. 3The AD7890 is production tested with f CLK IN at 2.5 MHz. It is guaranteed by characterization to operate at 100 kHz. 4Specified using 10% and 90% points on waveform of interest. 5These numbers are measured with the load circuit of Figure I and defined as the time required for the output to cross 0.8 V or 2.4 V. 6These numbers are derived from the measured time taken by the data output to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove effects of charging or discharging the 50 pF capacitor. This means that the times quoted in the timing characteristics are the true bus re- linquish times of the part and as such are independent of external bus loading capacitances. 50pF TO OUTPUT PIN 200µA 1.6mA +2.1V Figure 1. Load Circuit for Access Time and Bus Relinquish Time (VDD = +5 V 5%, AGND = DGND = 0 V, REF IN = +2.5 V, fCLK IN = 2.5 MHz external, MUX OUT connected to SHA IN.) |
Аналогичный номер детали - AD7890BR-4 |
|
Аналогичное описание - AD7890BR-4 |
|
|
ссылки URL |
Конфиденциальность |
ALLDATASHEETRU.COM |
Вашему бизинису помогли Аллдатащит? [ DONATE ] |
Что такое Аллдатащит | реклама | контакт | Конфиденциальность | обмен ссыками | поиск по производителю All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |