поискавой системы для электроныых деталей
  Russian  ▼
ALLDATASHEETRU.COM

X  

AD9501JQ датащи(PDF) 7 Page - Analog Devices

номер детали AD9501JQ
подробное описание детали  Digitally Programmable Delay Generator
Download  12 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
производитель  AD [Analog Devices]
домашняя страница  http://www.analog.com
Logo AD - Analog Devices

AD9501JQ датащи(HTML) 7 Page - Analog Devices

Back Button AD9501JQ Datasheet HTML 3Page - Analog Devices AD9501JQ Datasheet HTML 4Page - Analog Devices AD9501JQ Datasheet HTML 5Page - Analog Devices AD9501JQ Datasheet HTML 6Page - Analog Devices AD9501JQ Datasheet HTML 7Page - Analog Devices AD9501JQ Datasheet HTML 8Page - Analog Devices AD9501JQ Datasheet HTML 9Page - Analog Devices AD9501JQ Datasheet HTML 10Page - Analog Devices AD9501JQ Datasheet HTML 11Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 7 / 12 page
background image
AD9501
REV. A
–7–
Ramp charging current and DAC full-scale current are slaved
together in the AD9501 to minimize delay drift over tempera-
ture. To preserve the unit’s low drift performance, both RSET
and CEXT should have low temperature coefficients. Resistors
which are used should be 1% metal film types.
The programmed delay (tD) is set by the DAC inputs, D0–D7.
Graph 1. RC Values vs. Full-Scale Delay Range (tDFS)
The minimum delay through the AD9501 corresponds to an
input code of 00H, and FFH gives the full-scale delay. Any
programmed delay can be approximated by:
tD = (DAC code /256) × tDFS
Total delay through the AD9501 for any given DAC code is
equal to:
tTOTAL = tD + tPD
As shown on the block diagram, TTL/CMOS latches are
included to store the digital delay data. Data is latched when
LATCH is HIGH. When LATCH is LOW, the latches are
transparent, and the DAC will attempt to follow any changes on
inputs D0–D7.
The System Timing Diagram, Figure 3, shows the timing
relationship between the input data and the latch. The DAC
settling time (tLD) is approximately 30 ns. After the digital
(Programmed Delay) data is updated, a minimum 30 ns must
elapse between the time LATCH goes high and the arrival of a
TRIGGER pulse to assure rated pulse delay accuracy.
When RESET goes HIGH, the ramp timing capacitor (CEXT +
8.5 pF) is discharged. The RESET input is level-sensitive, and
overrides the TRIGGER input. Therefore, any trigger pulse
which occurs when RESET is HIGH will not produce an output
pulse. As shown on the system timing diagram, Figure 3, the
next trigger pulse should not occur before the Linear Ramp
Settling Time (tLRS) interval is completed to assure rated pulse
delay accuracy.
Figure 3. AD9501 System Timing


Аналогичный номер детали - AD9501JQ

производительномер деталидатащиподробное описание детали
logo
Analog Devices
AD9501 AD-AD9501 Datasheet
189Kb / 12P
   Digitally Programmable Delay Generator
REV. B
AD9501 AD-AD9501_15 Datasheet
189Kb / 12P
   Digitally Programmable Delay Generator
REV. B
More results

Аналогичное описание - AD9501JQ

производительномер деталидатащиподробное описание детали
logo
Analog Devices
AD9500 AD-AD9500 Datasheet
131Kb / 11P
   Digitally Programmable Delay Generator
REV. D
AD9501 AD-AD9501_15 Datasheet
189Kb / 12P
   Digitally Programmable Delay Generator
REV. B
AD9500 AD-AD9500_15 Datasheet
140Kb / 11P
   Digitally Programmable Delay Generator
REV. D
logo
Data Delay Devices, Inc...
PDU-1316 DATADELAY-PDU-1316 Datasheet
84Kb / 1P
   Digitally Programmable Delay Units
logo
Maxim Integrated Produc...
MAX5679 MAXIM-MAX5679 Datasheet
82Kb / 2P
   Digitally Programmable LCD Gamma Reference Generator with Digital Voltage Reference
11/9/2009
logo
Catalyst Semiconductor
CAT521 CATALYST-CAT521_04 Datasheet
73Kb / 10P
   Configured Digitally Programmable Potentiometer
CAT5261 CATALYST-CAT5261 Datasheet
95Kb / 15P
   Dual Digitally Programmable Potentiometer
logo
ON Semiconductor
FAN53200 ONSEMI-FAN53200 Datasheet
785Kb / 16P
   Digitally Programmable TinyBuck Regulator
January, 2018 ??Rev. 2
logo
Catalyst Semiconductor
CAT524 CATALYST-CAT524_04 Datasheet
105Kb / 13P
   Configured Digitally Programmable Potentiometer
logo
National Semiconductor ...
LH0086 NSC-LH0086 Datasheet
252Kb / 7P
   DIGITALLY-PROGRAMMABLE-GAIN AMPLIFIER
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12


датащи скачать

Go To PDF Page


ссылки URL




Конфиденциальность
ALLDATASHEETRU.COM
Вашему бизинису помогли Аллдатащит?  [ DONATE ] 

Что такое Аллдатащит   |   реклама   |   контакт   |   Конфиденциальность   |   обмен ссыками   |   поиск по производителю
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com