поискавой системы для электроныых деталей |
|
WV3HG64M72EER534D7MG датащи(PDF) 8 Page - White Electronic Designs Corporation |
|
WV3HG64M72EER534D7MG датащи(HTML) 8 Page - White Electronic Designs Corporation |
8 / 11 page WV3HG64M72EER-D7 February 2006 Rev. 2 PRELIMINARY 8 White Electronic Designs Corporation • (602) 437-1520 • www.wedc.com White Electronic Designs AC TIMING PARAMETERS (continued) 0°C ≤ TCASE < +70°C; VCCQ = + 1.8V ± 0.1V, VCC = +1.8V ± 0.1V Parameter Symbol 806 665 534 403 Unit Min Max Min Max Min Max Min Max Address and control input pulse width for each input tIPW TBD TBD TBD TBD 0.6 0.6 tCK Address and control input setup time tIS TBD TBD TBD TBD 250 250 ps Address and control input hold time tIH TBD TBD TBD TBD 375 475 ps CAS# to CAS# command delay tCCD TBD TBD TBD TBD 22 ps ACTIVE to ACTIVE (same bank) command tRC TBD TBD TBD TBD 60 65 ns ACTIVE bank a to ACTIVE bank b command tRRD TBD TBD TBD TBD 7.5 7.5 ns ACTIVE to READ or WRITE delay tRCD TBD TBD TBD TBD 15 15 ns Four Bank Activate period tFAW TBD TBD TBD TBD 37.5 37.5 37.5 37.5 ns ACTIVE to PRECHARGE command tRAS TBD TBD TBD TBD 45 70,000 45 70,000 ns Internal READ to precharge command delay tRTP TBD TBD TBD TBD 7.5 7.5 ns Write recovery time tWR TBD TBD TBD TBD 15 15 ns Auto precharge write recovery + precharge time tDAL TBD TBD TBD TBD tWR + tRP tWR + tRP ns Internal WRITE to READ command delay tWTR TBD TBD TBD TBD 7.5 10 ns PRECHARGE command period tRP TBD TBD TBD TBD 15 15 ns PRECHARGE ALL command period tRPA TBD TBD TBD TBD tRP + tCK tRP + tCK ns LOAD MODE command cycle time tMRD TBD TBD TBD TBD 22 tCK CKE low to CK, CK# uncertainty tDELAY TBD TBD TBD TBD 4.375 4.375 ns REFRESH to Active or Refresh to Refresh command interval tRFC TBD TBD TBD TBD 127.5 70,000 127.5 70,000 ns Average periodic refresh interval tREFI TBD TBD TBD TBD 7.8 7.8 ns Exit self refresh to non-READ command tXSNR TBD TBD TBD TBD tRPC(MIN) + 10 tRFC(MIN) + 10 ns Exit self refresh to READ tXSRD TBD TBD TBD TBD 200 200 tCK Exit self refresh timing reference tlSXR TBD TBD TBD TBD tIS tIS ps ODT tum-on delay tAOND TBD TBD TBD TBD 2222 tCK ODT turn-on tACN TBD TBD TBD TBD tAC(MIN) tAC(MAX) + 1000 tAC(MIN) tAC(MAX) + 1000 ps ODT turn-off delay tAOFD TBD TBD TBD TBD 2.5 2.5 2.5 2.5 tCK ODT turn-off tAOF TBD TBD TBD TBD tAC(MIN) tAC(MAX) + 600 tAC(MIN) tAC(MAX) + 600 ps ODT turn-on (power-down mode) tAONPD TBD TBD TBD TBD tAC(MIN) + 2000 2 x tCK + tAC(MAX) + 1000 +1000 tAC(MIN) + 2000 2 x tCK + tAC(MAX) + 1000 ps ODT turn-off (power-down mode) tAOFPD TBD TBD TBD TBD tAC(MIN) + 2000 2 x tCK + tAC(MAX) + 1000 +1000 tAC(MIN) + 2000 2 x tCK + tAC(MAX) + 1000 ps ODT to power-down entry latency tANPD TBD TBD TBD TBD 33 tCK ODT power-down exit latency tAXPD 88 tCK Exit active power-down to READ command, MR[bit12=0] tXARD 22 tCK Exit active power-down to READ command, MR[bit12=1] tXARDS 6-AL 6-AL tCK Exit precharge power-down to any non-READ command tXP 22 tCK CKE minimum high/low time tCKE 33 tCK AC specification is based on SAMSUNG components. Other DRAM manufacturers specification may be different. |
Аналогичный номер детали - WV3HG64M72EER534D7MG |
|
Аналогичное описание - WV3HG64M72EER534D7MG |
|
|
ссылки URL |
Конфиденциальность |
ALLDATASHEETRU.COM |
Вашему бизинису помогли Аллдатащит? [ DONATE ] |
Что такое Аллдатащит | реклама | контакт | Конфиденциальность | обмен ссыками | поиск по производителю All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |