поискавой системы для электроныых деталей
  Russian  ▼
ALLDATASHEETRU.COM

X  

AD7763BSVZ датащи(PDF) 9 Page - Analog Devices

номер детали AD7763BSVZ
подробное описание детали  24-Bit, 625 kSPS, 109 dB 誇-? ADC with On-Chip Buffers, Serial Interface
Download  32 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
производитель  AD [Analog Devices]
домашняя страница  http://www.analog.com
Logo AD - Analog Devices

AD7763BSVZ датащи(HTML) 9 Page - Analog Devices

Back Button AD7763BSVZ Datasheet HTML 5Page - Analog Devices AD7763BSVZ Datasheet HTML 6Page - Analog Devices AD7763BSVZ Datasheet HTML 7Page - Analog Devices AD7763BSVZ Datasheet HTML 8Page - Analog Devices AD7763BSVZ Datasheet HTML 9Page - Analog Devices AD7763BSVZ Datasheet HTML 10Page - Analog Devices AD7763BSVZ Datasheet HTML 11Page - Analog Devices AD7763BSVZ Datasheet HTML 12Page - Analog Devices AD7763BSVZ Datasheet HTML 13Page - Analog Devices Next Button
Zoom Inzoom in Zoom Outzoom out
 9 / 32 page
background image
AD7763
Rev. 0 | Page 9 of 32
Pin No.
Mnemonic
Description
17
RBIAS
Bias Current Setting. A resistor must be inserted between this pin and AGND.
See the Bias Resistor Selection section.
37
RESET
A falling edge on this pin resets all internal digital circuitry. Holding this pin low
keeps the AD7763 in a reset state.
3
MCLK
Master Clock Input. A low jitter digital clock must be applied to this pin. The output data rate
depends on the frequency of this clock. See the Clocking the AD7763 section.
2
MCLKGND
Master Clock Ground Sensing Pin.
36
SYNC
Synchronization Input. A falling edge on this pin resets the internal filter. This can be used
to synchronize multiple devices in a system.
38
DRDY
Data Ready Output. Each time new conversion data is available, an active low pulse,
½ ICLK period wide, is produced on this pin. See the AD7763 Interface section.
39, 40, 45
SH2:0
Share Pins 2:0. For multiple AD7763 devices sharing a common serial bus. Each device is wired
with the binary value that represents the number of devices sharing the serial bus. SH2 is the
MSB. See the Sharing the Serial Bus section.
46 to 48
ADR2:0
Address 2:0. Allows multiple AD7763 devices to share a common serial bus. Each device must be
programmed with an individual address using these three pins. See the Sharing the Serial Bus
section.
49
SCP
Serial Clock Polarity. Determines on which edge of SCO the data bits are clocked out and on
which edge they are valid. All timing diagrams are shown with SCP = 0, and all SCO edges
shown should be inverted for SCP = 1.
50
SDL
Serial Data Latch. A pulse is output on this pin after every 16 data bits. The pulse is one SCO
period wide and can be used in conjunction with FSO as an alternative framing method for
serial transfers requiring a framing signal more frequent than every 32 bits.
51
FSI
Frame Sync In. The status of this pin is checked on the falling edge of SCO. If this pin is low, then
the first data bit is latched in on the next SCO falling edge when SCP = 0 or on the rising edge of
SCO if SCP = 1.
52
SDI
Serial Data In. The first data bit (MSB) must be valid on the next SCO falling edge when SCP = 0
(or SCO rising edge SCP = 1) after the FSI event has been latched. Each write requires 32 bits: the
ALL bit, 3 address bits, and 12 register address bits, followed by the remaining 16 bits of data to
be written to the device.
54
SDO
Serial Data Out. Address, status, and data bits are clocked out on this line during each serial
transfer.
If SCP = 0, each bit is clocked out on an SCO rising edge and is valid on the falling edge. When
the I2S pin is set to logic high, this pin outputs the signal defined as SD in the I2S bus
specification. See the Reading Data Using the I S Interface
2
section for details.
55
SCO
Serial Clock Out. This clock signal is derived from the internal ICLK signal. The frequency of SCO
is equal to either ICLK or ICLK/2, depending on the state of the CDIV and SCR pins (see the
AD7763 Interface section). When the I2S pin is logic high, this pin outputs the signal defined as
SCK by the I2S bus specification. See the Reading Data Using the I S Interface
2
section.
56
FSO
Frame Sync Out. This signal frames the serial data output and is 32 SCO periods wide. The
exception to the framing behavior of FSO occurs in decimate × 32 mode, where, for certain
combinations of CDIV and SCR, the FSO signal is constantly logic low. See the Reading Data
Using the SPI Interface section. When the I2S pin is set to logic high, this pin outputs the signal
defined as WS in the I2S bus specification. See the Reading Data Using the I S Interface
2
section.
58
CDIV
Clock Divider. This pin is used to select the ratio of MCLK to ICLK. See the AD7763 Interface
section.
60
SCR
Serial Clock Rate. This pin and the CDIV pin program the SCO frequency (see Table 7).
61
I2S
I2S Select. A Logic 1 on this pin changes the serial data-out mode from SPI to I2S. The SDO pin
outputs as the SD signal, the SCO pin outputs the SCK signal, and the FSO pin outputs the WS
signal. When writing to the AD7763, the I2S pin is set to logic low and the SPI interface is used.
See the Reading Data Using the I S Interface
2
section for further details.


Аналогичный номер детали - AD7763BSVZ

производительномер деталидатащиподробное описание детали
logo
Analog Devices
AD7763BSVZ AD-AD7763BSVZ Datasheet
642Kb / 33P
   Sigma-Delta ADC with On-Chip Buffers, Serial Interface
AD7763BSVZ-REEL AD-AD7763BSVZ-REEL Datasheet
642Kb / 33P
   Sigma-Delta ADC with On-Chip Buffers, Serial Interface
More results

Аналогичное описание - AD7763BSVZ

производительномер деталидатащиподробное описание детали
logo
Analog Devices
AD7763 AD-AD7763_15 Datasheet
822Kb / 33P
   24-Bit, 625 kSPS, 109 dB Sigma-Delta ADC with On-Chip Buffers, Serial Interface
REV. B
AD7764 AD-AD7764_07 Datasheet
1Mb / 32P
   24-Bit, 312 kSPS, 109 dB 誇-? ADC with On-Chip Buffers and Serial Interface
REV. 0
AD7762 AD-AD7762 Datasheet
591Kb / 28P
   625 kSPS, 24-Bit, 109 dB ADC With On-Chip Buffer
REV. 0
AD7765 AD-AD7765_07 Datasheet
1Mb / 32P
   24-Bit, 156 kSPS, 112 dB 誇-? ADC with On-Chip Buffers and Serial Interface
REV. 0
AD7762 AD-AD7762_15 Datasheet
799Kb / 29P
   625 kSPS, 24-Bit, 109 dB Sigma-Delta ADC With On-Chip Buffer
REV. A
AD7765 AD-AD7765 Datasheet
330Kb / 21P
   24-Bit, 156 kSPS,112dB ADC, With On-Chip Buffers, Serial Interface
Rev. PrC
AD7764 AD-AD7764 Datasheet
330Kb / 21P
   24-Bit 312 kSPS 109dB ADC With On-Chip Buffers Serial Interface
Rev. PrC
AD7764 AD-AD7764_15 Datasheet
1Mb / 33P
   24-Bit, 312 kSPS, 109 dB Sigma-Delta ADC
REV. A
AD7764 AD-AD7764_17 Datasheet
920Kb / 34P
   24-Bit, 312 kSPS, 109 dB Sigma-Delta ADC
AD7763 AD-AD7763_17 Datasheet
642Kb / 33P
   Sigma-Delta ADC with On-Chip Buffers, Serial Interface
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31 32


датащи скачать

Go To PDF Page


ссылки URL




Конфиденциальность
ALLDATASHEETRU.COM
Вашему бизинису помогли Аллдатащит?  [ DONATE ] 

Что такое Аллдатащит   |   реклама   |   контакт   |   Конфиденциальность   |   обмен ссыками   |   поиск по производителю
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com