поискавой системы для электроныых деталей |
|
CAT25C64L-1.8-GT3 датащи(PDF) 7 Page - Catalyst Semiconductor |
|
CAT25C64L-1.8-GT3 датащи(HTML) 7 Page - Catalyst Semiconductor |
7 / 16 page 7 CAT25C64 Doc. No. 1112, Rev. B © 2006 by Catalyst Semiconductor, Inc. Characteristics subject to change without notice READ Sequence The part is selected by pulling CS low. The 8-bit read instruction is transmitted to the CAT25C64, followed by the 16-bit address(the three Most Significant Bits are don’t care. After the correct read instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin. The data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal address pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address (1FFFh) is reached, the address counter rolls over to 0000h allowing the read cycle to be continued indefinitely. The readoperation is terminated by pulling the CS high. To read the status register, RDSR instruction should be sent. The contents of the status register are shifted out on the SO line. The status register may be read at any time even during a write cycle. Read sequece is illustrated in Figure 4. Reading status register is illustrated in Figure 5. WRITE Sequence The CAT25C64 powers up in a Write Disable state. Prior to any write instructions, the WREN instruction must be sent to CAT25C64. The device goes into Write enable state by pulling the CS low and then clocking the WREN instruction into CAT25C64. The CS must be brought high after the WREN instruction to enable writes to the device. If the write operation is initiated immediately after the WREN instruc- tion without CS being brought high, the data will not be written to thearray because the write enable latch will not have been properly set. Also, for a successful write opera- tion the address of the memory location(s) to be pro- grammed must be outside the protected address field Figure 4. Read Instruction Timing Figure 5. RDSR Instruction Timing Note: Dashed Line= mode (1, 1) — — — — Note: Dashed Line= mode (1, 1) — — — — SCK SI SO 0000001 1 BYTE ADDRESS* 0123456789 10 20 21 22 23 24 25 26 27 28 29 30 7 6 5 4 3 2 1 0 *Please check the instruction set table for address CS OPCODE DATA OUT MSB HIGH IMPEDANCE 0 1 2 345 67 8 10 911 12 13 14 SCK SI DATA OUT MSB HIGH IMPEDANCE OPCODE SO 7 6 5 4 3 2 1 0 CS 00 0 00 1 0 1 |
Аналогичный номер детали - CAT25C64L-1.8-GT3 |
|
Аналогичное описание - CAT25C64L-1.8-GT3 |
|
|
ссылки URL |
Конфиденциальность |
ALLDATASHEETRU.COM |
Вашему бизинису помогли Аллдатащит? [ DONATE ] |
Что такое Аллдатащит | реклама | контакт | Конфиденциальность | обмен ссыками | поиск по производителю All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |