поискавой системы для электроныых деталей
  Russian  ▼
ALLDATASHEETRU.COM

X  

CDCP1803RTHR датащи(PDF) 3 Page - Texas Instruments

номер детали CDCP1803RTHR
подробное описание детали  1:3 LVPECL CLOCK BUFFER
Download  25 Pages
Scroll/Zoom Zoom In 100%  Zoom Out
производитель  TI1 [Texas Instruments]
домашняя страница  http://www.ti.com
Logo TI1 - Texas Instruments

CDCP1803RTHR датащи(HTML) 3 Page - Texas Instruments

  CDCP1803RTHR Datasheet HTML 1Page - Texas Instruments CDCP1803RTHR Datasheet HTML 2Page - Texas Instruments CDCP1803RTHR Datasheet HTML 3Page - Texas Instruments CDCP1803RTHR Datasheet HTML 4Page - Texas Instruments CDCP1803RTHR Datasheet HTML 5Page - Texas Instruments CDCP1803RTHR Datasheet HTML 6Page - Texas Instruments CDCP1803RTHR Datasheet HTML 7Page - Texas Instruments CDCP1803RTHR Datasheet HTML 8Page - Texas Instruments CDCP1803RTHR Datasheet HTML 9Page - Texas Instruments Next Button
Zoom Inzoom in Zoom Outzoom out
 3 / 25 page
background image
CDCP1803
www.ti.com
SCAS727F – NOVEMBER 2003 – REVISED DECEMBER 2013
TERMINAL FUNCTIONS
TERMINAL
I/O
DESCRIPTION
NAME
NO.
EN
1
I
ENABLE: Enables or disables all outputs simultaneously.
(with 60-k
Ω pullup)
EN = 1: outputs on according to S[2:0] settings
EN = 0: outputs Y[2:0] off (high impedance)
See Table 1 for details.
IN, IN
3, 4
I (differential)
Differential input clock. Input stage is sensitive and has a wide common-mode range.
Therefore, almost any type of differential signal can drive this input (LVPECL, LVDS,
CML, HSTL). Because the input is high-impedance, it is recommended to terminate the
PCB transmission line before the input (e.g., with 100
Ω across input). Input can also be
driven by a single-ended signal if the complementary input is tied to VBB. A more-
advanced scheme for single-ended signals is given in the Application Information
section near the end of this document.
The inputs employ an ESD structure protecting the inputs in case of an input voltage
exceeding the rails by more than ~0.7 V. Reverse biasing of the IC through these inputs
is possible and must be prevented by limiting the input voltage < VDD.
NC
12
No connect. Leave this terminal open or tie to ground.
S[2:0]
24, 19, 18
I
Select mode of operation. Defines the output configuration of Y[2:0], see Table 1 for
(with 60-k
Ω pullup)
configuration.
VBB
6
O
Bias voltage output can be used to bias unused complementary input IN for single-
ended input signals.
The output voltage of VBB is VDD – 1.3 V. When driving a load, the output current drive
is limited to about 1.5 mA.
VDDPECL
2, 5
Supply
Supply voltage PECL input + internal logic
VDD[2:0]
8, 11, 14,
Supply
PECL output supply voltage for output Y[2:0]. Each output can be disabled by pulling
17, 20, 23
the corresponding VDDx to GND.
CAUTION: In this mode, no voltage from outside may be forced, because internal
diodes could be forced in forward direction. Thus, it is recommended to disconnect the
output if it is not being used.
VSS
7, 13
Supply
Device ground
Y[2:0]
9, 15, 21
O (LVPECL)
LVPECL clock outputs. These outputs provide low-skew copies of IN or down-divided
Y[2:0]
10, 16, 22
copies of clock IN based on selected mode of operation S[2:0]. If an output is unused,
the output can simply be left open to save power and minimize noise impact to the
remaining outputs.
Copyright © 2003–2013, Texas Instruments Incorporated
Submit Documentation Feedback
3
Product Folder Links :CDCP1803


Аналогичный номер детали - CDCP1803RTHR

производительномер деталидатащиподробное описание детали
logo
Texas Instruments
CDCP1803 TI-CDCP1803 Datasheet
308Kb / 19P
[Old version datasheet]   1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER
CDCP1803-EP TI1-CDCP1803-EP Datasheet
595Kb / 24P
[Old version datasheet]   1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER
CDCP1803MRGETEP TI1-CDCP1803MRGETEP Datasheet
595Kb / 24P
[Old version datasheet]   1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER
More results

Аналогичное описание - CDCP1803RTHR

производительномер деталидатащиподробное описание детали
logo
Texas Instruments
CDCP1803 TI-CDCP1803 Datasheet
308Kb / 19P
[Old version datasheet]   1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER
CDCP1803-EP TI1-CDCP1803-EP Datasheet
595Kb / 24P
[Old version datasheet]   1:3 LVPECL CLOCK BUFFER WITH PROGRAMMABLE DIVIDER
logo
Integrated Device Techn...
85352 IDT-85352 Datasheet
358Kb / 20P
   LVPECL Clock Buffer
logo
Pericom Semiconductor C...
PI6C4911504D2 PERICOM-PI6C4911504D2 Datasheet
1Mb / 14P
   LVPECL Clock Buffer
logo
Asahi Kasei Microsystem...
AK8181A AKM-AK8181A Datasheet
253Kb / 8P
   3.3V LVPECL 1:4 Clock Fanout Buffer
logo
Dialog Semiconductor
SLG3SY3952 DIALOG-SLG3SY3952 Datasheet
117Kb / 10P
   1:3 Clock Buffer
logo
Silicon Laboratories
SI53321 SILABS-SI53321 Datasheet
1Mb / 28P
   1:10 LOW JITTER LVPECL CLOCK BUFFER
SI53322 SILABS-SI53322 Datasheet
1Mb / 22P
   1:2 LOW JITTER LVPECL CLOCK BUFFER
SI53320 SILABS-SI53320 Datasheet
1Mb / 25P
   1:5 LOW JITTER LVPECL CLOCK BUFFER
logo
Asahi Kasei Microsystem...
AK8181C AKM-AK8181C Datasheet
446Kb / 8P
   3.3V LVPECL 1:2 Clock Fanout Buffer
More results


Html Pages

1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25


датащи скачать

Go To PDF Page


ссылки URL




Конфиденциальность
ALLDATASHEETRU.COM
Вашему бизинису помогли Аллдатащит?  [ DONATE ] 

Что такое Аллдатащит   |   реклама   |   контакт   |   Конфиденциальность   |   обмен ссыками   |   поиск по производителю
All Rights Reserved©Alldatasheet.com


Mirror Sites
English : Alldatasheet.com  |   English : Alldatasheet.net  |   Chinese : Alldatasheetcn.com  |   German : Alldatasheetde.com  |   Japanese : Alldatasheet.jp
Russian : Alldatasheetru.com  |   Korean : Alldatasheet.co.kr  |   Spanish : Alldatasheet.es  |   French : Alldatasheet.fr  |   Italian : Alldatasheetit.com
Portuguese : Alldatasheetpt.com  |   Polish : Alldatasheet.pl  |   Vietnamese : Alldatasheet.vn
Indian : Alldatasheet.in  |   Mexican : Alldatasheet.com.mx  |   British : Alldatasheet.co.uk  |   New Zealand : Alldatasheet.co.nz
Family Site : ic2ic.com  |   icmetro.com