поискавой системы для электроныых деталей |
|
DAC3484IRKDR датащи(PDF) 10 Page - Texas Instruments |
|
|
DAC3484IRKDR датащи(HTML) 10 Page - Texas Instruments |
10 / 107 page DAC3484 SLAS749E – MARCH 2011 – REVISED NOVEMBER 2015 www.ti.com Pin Functions - NFBGA (continued) PIN I/O DESCRIPTION NAME NO. IOUTCN K14 O C-Channel DAC complementary current output. Connect directly to ground if unused. IOUTDP N14 O D-Channel DAC current output. Connect directly to ground if unused. IOUTDN M14 O D-Channel DAC complementary current output. Connect directly to ground if unused. IOVDD D5, D6, G5, H5, L5, L6 I Supply voltage for all digital I/O. (3.3 V) PLL loop filter connection. If not using the clock multiplying PLL, the LPF pin can be left LPF D12 I unconnected. LVPECL output strobe positive input. This positive/negative pair is captured with the rising OSTRP A9 I edge of DACCLKP/N. It is used for multiple DAC synchronization. If unused it can be left unconnected. OSTRN B9 I LVPECL output strobe negative input. (See the OSTRP description) Optional LVDS positive input parity bit. The PARITYP/N LVDS pair has an internal 100- Ω PARITYP N5 I termination resistor. If unused it can be left unconnected. PARITYN P5 I Optional LVDS negative input parity bit. PLLAVDD C11, D11 I PLL analog supply voltage. (3.3 V) SCLK P9 I Serial interface clock. Internal pull-down. SDENB P10 I Active low serial data enable, always an input to the DAC3484. Internal pull-up. Serial interface data. Bi-directional in 3-pin mode (default) and 4-pin mode. Internal pull- SDIO P11 I/O down. Uni-directional serial interface data in 4-pin mode. The SDO pin is three-stated in 3-pin SDO P12 O interface mode (default). Active high asynchronous hardware power-down input. Internal pull-down. If SLEEP pin is set to logic HIGH before and during device power-up and initialization, the fuse_sleep bit SLEEP B8 I in register 0x1B, bit 11 must be written after register 0x23 during device initialization register setup. Optional LVDS SYNC positive input. The SYNCP/N LVDS pair has an internal 100- Ω SYNCP A5 I termination resistor. If unused it can be left unconnected. SYNCN B5 I LVDS SYNC negative input. Active low input for chip RESET, which resets all the programming registers to their default RESETB N10 I state. Internal pull-up. Transmit enable active high input. Internal pull-down. To enable analog output data transmission, set sif_txenable in register config3 to 1b or TXENABLE N9 I pull CMOS TXENABLE pin to high. To disable analog output, set sif_txenable to 0b and pull CMOS TXENABLE pin to low. The DAC output is forced to midscale. This pin is used for factory testing. Internal pull-down. Leave unconnected for normal TESTMODE A8 O operation. Digital supply voltage. This supply pin is also used for factory fuse programming. Connect VFUSE D7 I to DACVDD for normal operation. 10 Submit Documentation Feedback Copyright © 2011–2015, Texas Instruments Incorporated Product Folder Links: DAC3484 |
Аналогичный номер детали - DAC3484IRKDR |
|
Аналогичное описание - DAC3484IRKDR |
|
|
ссылки URL |
Конфиденциальность |
ALLDATASHEETRU.COM |
Вашему бизинису помогли Аллдатащит? [ DONATE ] |
Что такое Аллдатащит | реклама | контакт | Конфиденциальность | обмен ссыками | поиск по производителю All Rights Reserved©Alldatasheet.com |
Russian : Alldatasheetru.com | Korean : Alldatasheet.co.kr | Spanish : Alldatasheet.es | French : Alldatasheet.fr | Italian : Alldatasheetit.com Portuguese : Alldatasheetpt.com | Polish : Alldatasheet.pl | Vietnamese : Alldatasheet.vn Indian : Alldatasheet.in | Mexican : Alldatasheet.com.mx | British : Alldatasheet.co.uk | New Zealand : Alldatasheet.co.nz |
Family Site : ic2ic.com |
icmetro.com |